summaryrefslogtreecommitdiffstats
path: root/kernel/trace/trace_selftest_dynamic.c
diff options
context:
space:
mode:
authorKishon Vijay Abraham I <kishon@ti.com>2019-12-16 10:57:09 +0100
committerKishon Vijay Abraham I <kishon@ti.com>2020-01-08 08:28:06 +0100
commit6825cfc94825c3170feef946e926f1551a8a25c9 (patch)
tree77244d588a7bb77021a0f675c32595662f923085 /kernel/trace/trace_selftest_dynamic.c
parentphy: cadence: Sierra: Change MAX_LANES of Sierra to 16 (diff)
downloadlinux-6825cfc94825c3170feef946e926f1551a8a25c9.tar.xz
linux-6825cfc94825c3170feef946e926f1551a8a25c9.zip
phy: cadence: Sierra: Set cmn_refclk_dig_div/cmn_refclk1_dig_div frequency to 25MHz
Set cmn_refclk_dig_div/cmn_refclk1_dig_div frequency to 25MHz as specified in "Common Module Clock Configurations" of the Cadence Sierra 16FFC Multi-Protocol PHY PMA Specification. It is set to 25MHz since the only user of Cadence Sierra SERDES, TI J721E SoC provides input clock frequency of 100MHz. For other frequencies, cmn_refclk_dig_div/cmn_refclk1_dig_div should be configured based on the "Common Module Clock Configurations". Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
Diffstat (limited to 'kernel/trace/trace_selftest_dynamic.c')
0 files changed, 0 insertions, 0 deletions